

Texas Instruments SN74ABTH18504APMG4
Manufacturer No:
SN74ABTH18504APMG4
Manufacturer:
Package:
Description:
Scan Test Devices With 20-Bit Universal Bus Transceivers
Quantity:


In Stock :8774
Looking for price or availability? Send us an RFQ and our sales team will respond quickly.
Shipping & Availability
Fast worldwide shipping via DHL, FedEx, UPS, and EMS.
Payment
We support multiple secure payment methods including PayPal, Visa, MasterCard, and American Express. All transactions are protected with advanced encryption to ensure secure and reliable payments.
Authenticity Guarantee
All components supplied by Aichiplink are sourced from trusted global suppliers and verified through strict in-house inspection and quality control procedures.
Quality Assurance
Certified in-house inspection and testing facilities ensure all components meet internationally recognized quality standards.
User Guide
Aichiplink operates certified in-house inspection and testing facilities to ensure all electronic components meet internationally recognized quality and compliance standards. Our quality management system is verified through ISO 9001 certification and industry-standard inspection procedures.
Please verify all part numbers, quantities, and packaging preferences before placing your order. If substitutions are acceptable, please indicate this clearly. For time-sensitive projects, confirm estimated delivery dates and stock availability in advance. Once submitted, changes or cancellations may not be possible, especially for items marked as non-cancellable/non-returnable (NCNR). For international shipments, please ensure all import documentation is complete and accurate to avoid delays.
MEANS OF PAYMENTFor your convenience, we accept multiple payment methods in USD, including PayPal, Credit Card, and Wire Transfer. Net terms may be available for qualified customers upon approval.
RFQ (REQUEST FOR QUOTATIONS)Please ensure the part numbers and quantities are accurate and complete when submitting your RFQ.
Provide target prices and acceptable alternatives, if any, to speed up the quotation process.
Quotations are subject to stock availability and may vary with market conditions. Prices and lead times are not guaranteed until a purchase order is confirmed. Ensure your contact details are correct to avoid delays in response.

Step1:Prepare product

Step2:Desiccant Protection

Step3:Vacuum Packaging

Step4:Individual Package

Step5:Anti-collision Filling

Step6:Packaging Box
1. Shipping starts at $40, but some countries will exceed $40. For example (South Africa, Brazil, India, Pakistan, Israel, etc.).
2. Some specific products need to reach the minimum order quantity.
3. It may cost additional remote fees for delivery if you are in a remote area.
Currently, our products are shipped through DHL, FedEx, SF, and UPS.
DELIVERY TIME1. Once the goods are shipped, estimated delivery time depends on the shipping methods you chose: FedEx International, 5-7 business days.
2. For in-stock parts, orders normally could be shipped out within 1-2days.
SN74ABTH18504APMG4 Information
Texas Instruments SN74ABTH18504APMG4 technical specifications, attributes, parameters and parts with similar specifications to Texas Instruments SN74ABTH18504APMG4.
- Type
- Parameter
- Supply voltage (min) (V)
- 4.5
- Supply voltage (max) (V)
- 5.5
- Number of channels
- 20
- IOL (max) (mA)
- 64
- IOH (max) (mA)
- -15
- Input type
- TTL-Compatible CMOS
- Output type
- 3-State
- Features
- Bus-hold, Partial power down (Ioff), Very high speed (tpd 5-10ns)
- Technology family
- ABT
- Rating
- Catalog
- Type
- Parameter
- Operating temperature range (°C)
- -40 to 85
- Package
- LQFP (PM)
- Pins
- 64
- Size
- 144 mm² 12 x 12
- REACH Status
- Yes
- RoHS Status
- RoHS Compliant
Download datasheets and manufacturer documentation for Texas Instruments SN74ABTH18504APMG4.
Application note:
Selection guide:
User guide:
EVM User's guide:
Data sheet:
The 'ABTH18504A and 'ABTH182504A scan test devices with 20-bit universal bus transceivers are members of the Texas Instruments SCOPETM testability integrated-circuit family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface.
In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPETM universal bus transceivers.
Data flow in each direction is controlled by output-enable (
and
), latch-enable (LEAB and LEBA),
clock-enable (
and
), and clock (CLKAB and CLKBA)
inputs. For A-to-B data flow, the device operates in the transparent
mode when LEAB is high. When LEAB is low, the A-bus data is latched
while
is high and/or
CLKAB is held at a static low or high logic level. Otherwise, if LEAB
is low and
is low, A-bus
data is stored on a low-to-high transition of CLKAB. When
is low, the B outputs are active.
When
is high, the B
outputs are in the high-impedance state. B-to-A data flow is similar
to A-to-B data flow, but uses the
, LEBA,
, and
CLKBA inputs.
In the test mode, the normal operation of the SCOPETM universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-1990.
Four dedicated test pins observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.
Improved scan efficiency is accomplished through the adoption of a one boundary-scan cell (BSC) per I/O pin architecture. This architecture is implemented in such a way as to capture the most pertinent test data. A PSA/COUNT instruction also is included to ease the testing of memories and other circuits where a binary count addressing scheme is useful.
Active bus-hold circuitry holds unused or floating data inputs at a valid logic level.
The B-port outputs of 'ABTH182504A, which are designed to source
or sink up to 12 mA, include 25-
series resistors to reduce overshoot and undershoot.
The SN54ABTH18504A and SN54ABTH182504A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH18504A and SN74ABTH182504A are characterized for operation from -40°C to 85°C.
A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA\, LEBA, CLKENBA\, and CLKBA.
Output level before the indicated steady-state input conditions were established
- Members of the Texas Instruments SCOPETM Family of Testability Products
- Members of the Texas Instruments WidebusTM Family
- Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
- UBT TM (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
- Bus Hold on Data Inputs Eliminates the Need for External Pullup Resistors
- B-Port Outputs of 'ABTH182504A Devices Have Equivalent 25-
Series Resistors, So No External Resistors Are Required - State-of-the-Art EPIC-IIB TM BiCMOS Design
- One Boundary-Scan Cell Per I/O Architecture Improves Scan Efficiency
- SCOPE TM Instruction Set
- IEEE Standard 1149.1-1990 Required Instructions and Optional CLAMP and HIGHZ
- Parallel-Signature Analysis at Inputs
- Pseudo-Random Pattern Generation From Outputs
- Sample Inputs/Toggle Outputs
- Binary Count From Outputs
- Device Identification
- Even-Parity Opcodes
- Packaged in 64-Pin Plastic Thin Quad Flat (PM) Packages Using 0.5-mm Center-to-Center Spacings and 68-Pin Ceramic Quad Flat (HV) Packages Using 25-mil Center-to-Center Spacings
SCOPE, Widebus, UBT, and EPIC-IIB are trademarks of Texas Instruments Incorporated.
SN74ABTH18504APMG4 Relevant information
The following parts are popular search parts in Integrated Circuits (ICs).
AIChipLink – Your Trusted Electronic Components Distributor
12.28 M
Listed Part Number3,000+
Leading Manufacturers4.9 M
In-stock SKU15,000+
Warehouse Area(㎡)






